# 5.2 Memory technologies

There are four primary technologies used today in memory hierarchies. Main memory is implemented from DRAM (*dynamic random access memory*), while levels closer to the processor (caches) use SRAM (*static random access memory*). DRAM is less costly per bit than SRAM, although it is substantially slower. The price difference arises because DRAM uses significantly less area per bit of memory, and DRAMs thus have larger capacity for the same amount of silicon; the speed difference arises from several factors described in COD Section A.9 (Memory elements: SRAMs and DRAMs) of Appendix A. The third technology is flash memory. This nonvolatile memory is the secondary memory in Personal Mobile Devices. The fourth technology, used to implement the largest and slowest level in the hierarchy in servers, is magnetic disk. The access time and price per bit vary widely among these technologies, as the table below shows, using typical values for 2012:

| Memory technology          | Typical access time    | \$ per GiB in 2012 |
|----------------------------|------------------------|--------------------|
| SRAM semiconductor memory  | 0.5-2.5 ns             | \$500-\$1000       |
| DRAM semiconductor memory  | 50-70 ns               | \$10-\$20          |
| Flash semiconductor memory | 5,000-50,000 ns        | \$0.75-\$1.00      |
| Magnetic disk              | 5,000,000-20,000,000ns | \$0.05-\$0.10      |



We describe each memory technology in the remainder of this section.

## SRAM technology

SRAMs are simply integrated circuits that are memory arrays with (usually) a single access port that can provide either a read or a write. SRAMs have a fixed access time to any datum, though the read and write access times may differ.

SRAMs don't need to refresh and so the access time is very close to the cycle time. SRAMs typically use six to eight transistors per bit to prevent the information from being disturbed when read. SRAM needs only minimal power to retain the charge in standby mode.



In the past, most PCs and server systems used separate SRAM chips for either their primary, secondary, or even tertiary caches. Today, thanks to **Moore's Law**, all levels of caches are integrated onto the processor chip, so the market for independent SRAM chips has nearly evaporated.

# DRAM technology

In a SRAM, as long as power is applied, the value can be kept indefinitely. In a dynamic RAM (DRAM), the value kept in a cell is stored as a charge in a capacitor. A single transistor is then used to access this stored charge, either to read the value or to overwrite the charge stored there. Because DRAMs use only one transistor per bit of storage, they are much denser and cheaper per bit than SRAM. As DRAMs store the charge on a capacitor, it cannot be kept indefinitely and must periodically be refreshed. That is why this memory structure is called dynamic, in contrast\* to the static storage in an SRAM cell.

To refresh the cell, we merely read its contents and write it back. The charge can be kept for several milliseconds. If every bit had to be read out of the DRAM and then written back individually, we would constantly be refreshing the DRAM, leaving no time for accessing it.

Fortunately, DRAMs use a two-level decoding structure, and this allows us to refresh an entire row (which shares a word line) with a read cycle followed immediately by a write cycle.

| PARTICIPATION ACTIVITY 5.2.2: Memory technologies: SRAM and DRAM.            | _ |
|------------------------------------------------------------------------------|---|
| Select the memory technology that most closely matches the statements below. |   |
| Used to implement the memory levels closest to the processor.                | - |
| O SRAM                                                                       |   |
| O DRAM                                                                       |   |
| Has fewer transistors per bit of memory.                                     | - |
| O SRAM                                                                       |   |
| O DRAM                                                                       |   |
|                                                                              |   |

| Requires a periodic refresh. |  | _ |
|------------------------------|--|---|
| O SRAM                       |  |   |
| O DRAM                       |  |   |

The animation below shows the internal organization of a DRAM, and the subsequent figure shows how the density, cost, and access time of DRAMs have changed over the years.



Figure 5.2.1: DRAM size increased by multiples of four approximately once every three years until 1996, and thereafter considerably slower (COD Figure 5.5).

The improvements in access time have been slower but continuous, and cost roughly tracks density improvements, although cost is often affected by other issues, such as availability and demand. The cost per gibibyte is not adjusted for inflation.

| Year introduced | Chip size   | \$ per GiB  | Total access time to a new row/column | Average column<br>access time to<br>existing row |
|-----------------|-------------|-------------|---------------------------------------|--------------------------------------------------|
| 1980            | 64 Kibibit  | \$1,500,000 | 250 ns                                | 150 ns                                           |
| 1983            | 256 Kibibit | \$500,000   | 185 ns                                | 100 ns                                           |
| 1985            | 1 Mebibit   | \$200,000   | 135 ns                                | 40 ns                                            |
| 1989            | 4 Mebibit   | \$50,000    | 110 ns                                | 40 ns                                            |
| 1992            | 16 Mebibit  | \$15,000    | 90 ns                                 | 30 ns                                            |
| 1996            | 64 Mebibit  | \$10,000    | 60 ns                                 | 12 ns                                            |
| 1998            | 128 Mebibit | \$4,000     | 60 ns                                 | 10 ns                                            |
| 2000            | 256 Mebibit | \$1,000     | 55 ns                                 | 7 ns                                             |
| 2004            | 512 Mebibit | \$250       | 50 ns                                 | 5 ns                                             |
| 2007            | 1 Gibibit   | \$50        | 45 ns                                 | 1.25 ns                                          |
| 2010            | 2 Gibibit   | \$30        | 40 ns                                 | 1 ns                                             |
| 2012            | 4 Gibibit   | \$1         | 35 ns                                 | 0.8 ns                                           |

The row organization that helps with refresh also helps with performance. To improve performance, DRAMs buffer rows for repeated access. The buffer acts like an SRAM; by changing the address, random bits can be accessed in the buffer until the next row access. This capability improves the access time significantly, since the access time to bits in the row is much lower. Making the chip wider also improves the memory bandwidth of the chip. When the row is in the buffer, it can be transferred by successive addresses at whatever the width of the DRAM is (typically 4, 8, or 16 bits), or by specifying a block transfer and the starting address within the buffer.

To improve the interface to processors further, DRAMs added clocks and are properly called synchronous DRAMs or SDRAMs. The advantage of SDRAMs is that the use of a clock eliminates the time for the memory and processor to synchronize. The speed advantage of synchronous DRAMs comes from the ability to transfer the bits in the burst without having to specify additional address bits. Instead, the clock transfers the successive bits in a burst. The fastest version is called *Double Data Rate (DDR)* SDRAM. The name means data transfers on both the rising *and* falling edge of the clock, thereby getting twice as much bandwidth as you might expect based on the clock rate and the data width. The latest version of this technology is called DDR4. A DDR4-3200 DRAM can do 3200 million transfers per second, which means it has a 1600-MHz clock.

Sustaining that much bandwidth requires clever organization *inside* the DRAM. Instead of just a faster row buffer, the DRAM can be internally organized to read or write from multiple *banks*, with each having its own row buffer. Sending an address to several banks permits them all to read or write simultaneously. For example, with four banks, there is just one access time and then accesses rotate between the four banks to supply four times the bandwidth. This rotating access scheme is called *address interleaving*.

Although personal mobile devices like the iPad (see COD Chapter 1 (Computer Abstractions and Technology)) use individual DRAMs, memory for servers is commonly sold on small boards called *dual inline memory modules* (DIMMs). DIMMs typically contain 4-16 DRAMs, and they are normally organized to be 8 bytes wide for server systems. A DIMM using DDR4-3200 SDRAMs could transfer at 8  $\times$  3200 = 25,600 megabytes per second. Such DIMMs are named after their bandwidth: PC25600. Since a DIMM can have so many DRAM chips that only a portion of them are used for a particular transfer, we need a term to refer to the subset of chips in a DIMM that share common address lines. To avoid confusion with the internal DRAM names of row and banks, we use the term *memory rank* for such a subset of chips in a DIMM.

| PARTICIPATION<br>ACTIVITY                                                  | 5.2.4: DRAM organization and trends.                     |  |
|----------------------------------------------------------------------------|----------------------------------------------------------|--|
| Modern DRAMS are organized in banks.     Each bank consists of a series of |                                                          |  |
| O colur                                                                    | mns                                                      |  |
| O rows                                                                     |                                                          |  |
| O buffe                                                                    | ers                                                      |  |
|                                                                            | able fast access to data by g bits in bursts. Successive |  |

| bits are transferred on each                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| O Act command                                                                                                                                                                                                                                                                                 |
| O address                                                                                                                                                                                                                                                                                     |
| O clock edge                                                                                                                                                                                                                                                                                  |
| 3) Between 1980 and 2012, the average column access time to an existing row                                                                                                                                                                                                                   |
| O increased                                                                                                                                                                                                                                                                                   |
| O decreased                                                                                                                                                                                                                                                                                   |
| 4) Which of the following is NOT a technique that improves a DRAM's performance?                                                                                                                                                                                                              |
| O DIMM                                                                                                                                                                                                                                                                                        |
| O Address interleaving                                                                                                                                                                                                                                                                        |
| O Increased chip width                                                                                                                                                                                                                                                                        |
| Flaboration                                                                                                                                                                                                                                                                                   |
| Elaboration                                                                                                                                                                                                                                                                                   |
| One way to measure the performance of the memory system behind the caches is the Stream benchmark [McCalpin, 1995]. It measures the performance of long vector operations. They have no temporal locality and they access arrays that are larger than the cache of the computer being tested. |

### Flash memory

Flash memory is a type of electrically erasable programmable read-only memory (EEPROM).

Unlike disks and DRAM, but like other EEPROM technologies, writes can wear out flash memory bits. To cope with such limits, most flash products include a controller to spread the writes by remapping blocks that have been written many times to less trodden blocks. This technique is called wear leveling. With wear leveling, personal mobile devices are very unlikely to exceed the write limits in the flash. Such wear leveling lowers the potential performance of flash, but it is needed unless higher-level software monitors block wear. Flash controllers that perform wear leveling can also improve yield by mapping out memory cells that were manufactured incorrectly.

#### Disk memory

As the figure below shows, a magnetic hard disk consists of a collection of platters, which rotate on a spindle at 5400 to 15,000 revolutions per minute. The metal platters are covered with magnetic recording material on both sides, similar to the material found on a cassette or videotape. To read and write information on a hard disk, a movable arm containing a small electromagnetic coil called a read-write head is located just above each surface. The entire drive is permanently sealed to control the environment inside the drive, which, in turn, allows the disk heads to be much closer to the drive surface.

Figure 5.2.2: A disk showing 10 disk platters and the read/write heads (COD Figure 5.6).

The diameter of today's disks is 2.5 or 3.5 inches, and there are typically one or two platters per drive today.

Each disk surface is divided into concentric circles, called *tracks*. There are typically tens of thousands of tracks per surface. Each track is in turn divided into *sectors* that contain the information; each track may have thousands of sectors. Sectors are typically 512 to 4096 bytes in size. The sequence recorded on the magnetic media is a sector number, a gap, the information for that sector including error correction code (see COD Section 5.5 (Dependable Memory Hierarchy)), a gap, the sector number of the next sector, and so on.

Track: One of thousands of concentric circles that make up the surface of a magnetic disk.

Sector. One of the segments that make up a track on a magnetic disk; a sector is the smallest amount of information that is read or written on a disk.

The disk heads for each surface are connected together and move in conjunction, so that every head is over the same track of every surface. The term *cylinder* is used to refer to all the tracks under the heads at a given point on all surfaces.

To access data, the operating system must direct the disk through a three-stage process. The first step is to position the head over the proper track. This operation is called a seek, and the time to move the head to the desired track is called the seek time.

Seek: The process of positioning a read/write head over the proper track on a disk.

Disk manufacturers report minimum seek time, maximum seek time, and average seek time in their manuals. The first two are easy to measure, but the average is open to wide interpretation because it depends on the seek distance. The industry calculates average seek time as the sum of the time for all possible seeks divided by the number of possible seeks. Average seek times are usually advertised as 3ms to 13ms, but, depending on the application and scheduling of disk requests, the actual average seek time may be only 25% to 33% of the advertised number because of locality of disk references. This locality arises both because of successive accesses to the same file and because the operating system tries to schedule such accesses together.

Once the head has reached the correct track, we must wait for the desired sector to rotate under the read/write head. This time is called the *rotational latency* or *rotational delay*. The average latency to the desired information is halfway around the disk. Disks rotate at 5400 RPM to 15,000 RPM. The average rotational latency at 5400 RPM is

$$\begin{aligned} \text{Average rotational latency} &= \frac{0.5 \text{ rotation}}{5400 \text{ RPM}} = \frac{0.5 \text{ rotation}}{5400 \text{ RPM} \, / \left(60 \, \frac{\text{seconds}}{\text{minute}}\right)} \\ &= 0.0056 \text{ seconds} \\ &= 5.6 \text{ ms} \end{aligned}$$

**Rotational latency**. Also called **rotational delay**. The time required for the desired sector of a disk to rotate under the read/write head; usually assumed to be half the rotation time.

The last component of a disk access, *transfer time*, is the time to transfer a block of bits. The transfer time is a function of the sector size, the rotation speed, and the recording density of a track. Transfer rates in 2012 were between 100 and 200 MB/sec.

One complication is that most disk controllers have a built-in cache that stores sectors as they are passed over; transfer rates from the cache are typically higher, and were up to 750 MB/sec (6 Gbit/sec) in 2012.

Alas, where block numbers are located is no longer intuitive. The assumptions of the sector-track-cylinder model above are that nearby blocks are on the same track, blocks in the same cylinder take less time to access since there is no seek time, and some tracks are closer than others. The reason for the change was the raising of the level of the disk interfaces. To speed-up sequential transfers, these higher-level interfaces organize disks more like tapes than like random access devices. The logical blocks are ordered in serpentine fashion across a single surface, trying to capture all the sectors that are recorded at the same bit density to try to get best performance. Hence, sequential blocks may be on different tracks.

In summary, the two primary differences between magnetic disks and semiconductor memory technologies are that disks have a slower access time because they are mechanical devices—flash is 1000 times as fast and DRAM is 100,000 times as fast—yet they are cheaper per bit because they have very high storage capacity at a modest cost—disks are 10 to 100 times cheaper. Magnetic disks are nonvolatile like flash, but unlike flash there is no write wear-out problem. However, flash is much more rugged and hence a better match to the jostling inherent in personal mobile devices.

| PARTICIPATION<br>ACTIVITY                                                                                                                   | 5.2.5: Magnetic disk acc                                            | cess times.                                                        | _ |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|---|
| Seek time                                                                                                                                   | Rotational latency                                                  | Transfer time                                                      |   |
|                                                                                                                                             |                                                                     | The time required to move the head to the desired track.           |   |
|                                                                                                                                             |                                                                     | The time required for the desired sector to rotate under the head. |   |
|                                                                                                                                             |                                                                     | The time required to transfer a block of bits.                     |   |
|                                                                                                                                             |                                                                     | Reset                                                              |   |
| PARTICIPATION<br>ACTIVITY                                                                                                                   | 5.2.6: Memory technolo                                              | gies: Flash and disk memories.                                     | _ |
| O med                                                                                                                                       | c disk is a type of  hanical device iconductor memory               |                                                                    | - |
| Writes to the can wear or flash                                                                                                             | ne same location in a<br>nut memory bits.<br>n memory<br>netic disk | -                                                                  | - |
| 3) Memories in personal mobile devices are typically  O flash memory  O magnetic disk                                                       |                                                                     |                                                                    | - |
| 4) In a magnetic disk, sequential block numbers are placed next to one another on a track. Ex: Block 207 is placed after block 206.  O True |                                                                     |                                                                    | - |
| O False  5) Magnetic d  O True  O False                                                                                                     | lisks are volatile.                                                 |                                                                    | - |